

Ain Shams University
Faculty of engineering
Computer and System Engineering Department

# **Computer Organisation II**

# Report on: mips pipeline processor



## **Team members:**

| Eslam Alaa Zaki         | section 1 |
|-------------------------|-----------|
| Fady Faragallah Khalifa | section 2 |
| Mark Remon Ebrahim      | section 2 |
| Kirollos Sherif Henry   | section 2 |
| Bishoy George Michael   | section 1 |

### • Overview:

this is an implementation of the pipelined mips processor that takes a textfile as an input for the instruction memory, data memory and register file. also an assembler to support conversion from assembly to machine code.

- the processor supports:

| add | sub  | and  | or  | nor  | sll | srl | sra |
|-----|------|------|-----|------|-----|-----|-----|
| slt | addi | andi | ori | slti | lui | beq | bne |
| lw  | sw   | j    | jr  | jal  |     |     |     |

- also the pipeline processor supports forwarding from alu to alu and from memory to alu
- a hazard detection unit to hold any operation that reads a register which the lw instruction writes
- the processor determines the branch in the execution stage (static branch prediction) so if the branch is taken, the fetched and decoded instruction are flushed.

### processor modules:

### 1. pc counter module:

- input: clk, pc\_id\_exe, pc\_if\_id, after\_sign\_ext\_id\_exe, taken,
   jump, jal, jr, inst\_if\_id, jr\_cont, hold.
- output: pc
- function:

this module should determine the next value of the pc based on the inputs signals (hold,j,jal,taken,jr)

| signal     | value | pc value                                     |
|------------|-------|----------------------------------------------|
| hold       | 1     | pc is the same                               |
| j   jal    | 1     | ({pc_jump[31:28]},{inst_if_id[25:0]},2'b0}   |
| taken      | 1     | pc_id_exe + 4 + (after_sign_ext_id_exe << 2) |
| jr         | 1     | jr_cont                                      |
| hold   j   |       |                                              |
| jal  taken | 0     | pc + 4                                       |
| jr         |       |                                              |

### justification:

- hold(hazard detection unit o/p): means to enter the same instruction again
- j | jal : means there's a jump instruction in the decoding stage so the pc will be {{pc\_jump[31:28]},inst\_if\_id[25:0],2'b0}}
   pc\_jump=pc\_if\_id+4
   inst\_if\_id is the instruction from the if/id pipeline register which is in this case jump also for pc\_if\_id is the pc of the instruction in if/id pipeline register

taken: means the pc will branch to the label so
 pc=pc id exe+4+after sign ext id exe\*2

pc\_id\_exe is the pc of the instruction in the id/ex pipeline register which is in this
case beg or bne

after\_sign\_ext\_id\_exe is the immediate field after sign extension of the instruction in the id/ex pipeline register which is in this case is beg or bne

taken=((branch&zero\_flag) | (branch\_not\_eq& ~(zero\_flag)))

 jr: means it's a jump register instruction so pc=jr cont

jr\_cont is the value of read\_data1 o/p of the register file

- if none of the previous signals were 1 so the pc = pc+4

### 2. pipeline registers modules:

### a) if id reg module:

- input: inst, pc, taken, hold, j, jal, clk.

- output: inst\_out, pc\_out.

- function: should provide the instruction for the decoding stage

| signal                   | value | pc_out                              | inst_out            |
|--------------------------|-------|-------------------------------------|---------------------|
| taken  j  jal            | 1     | 32'b0 //any value it doesn't matter | 32'b0               |
| hold                     | 1     | same previous value                 | same previous value |
| taken   j  jal  <br>hold | 0     | рс                                  | inst                |

### justification:

- taken | j | jal : means that the fetched instruction is wrong so it'll output
   zero instead.
- hold: means to enter the same instruction again
- if none of the previous signals were 1 so pc\_out=pc of the instruction in the fetching stage and inst\_out=the instruction in the fetching stage

### b) id ex reg module:

- input: ctrl\_signals, pc, read\_data1, read\_data2, after\_sign\_ext,rd, rt, rs, flush, taken, clk.
- output: ctrl\_signals\_out, pc\_out, read\_data1\_out,read\_data2\_out, after\_sign\_ext\_out, rd\_out, rt\_out, rs\_out.
- function: should provide the control signals (11 signals) and the registers values needed in the execution stage

| signal        | value | ctrl_signals_out    | anything else                                |
|---------------|-------|---------------------|----------------------------------------------|
| flush   taken | 1     | 11'b0               | the i/p values //any value it doesn't matter |
| flush   taken | 0     | same previous value | same previous value                          |

### justification:

- taken | flush : means that the decoded instruction is wrong so it'll output zero instead.
- if none of the previous signals were 1 so the o/p values = i/p values

### c) ex mem reg module:

- input: ctrl\_signals,alu\_out,read\_data2,reg\_dst\_out, clk.
- output: ctrl\_signals\_out ,alu\_out\_out ,read\_data2\_out,reg\_dst\_out\_out.
- function: should provide the control signals (4 signals) and the alu
   o/p and read\_data2 and the reg\_dst o/p which is the
   value of the register to be written in the WB stage.

## d) mem wb reg module:

- input: ctrl\_signals,reg\_dst\_out,read\_data,alu\_out, clk.
- output: ctrl\_signals\_out, reg\_dst\_out\_out, read\_data\_out,alu\_out\_out.
- function: should provide the control signals (2 signals) and the alu
   o/p and the reg\_dst o/p which is the value of the
   register to be written in the WB stage.

### 3. ctrl unit module:

- input: opcode, function\_bits.
- output: 14 bits control signals (mem\_write, reg\_dst, jump, branch, mem\_to\_reg, mem\_read, alu\_src, reg\_write, aluop, branch\_not\_eq, jal, jr) // aluop is 3 bits
- function: should provide the control signals which is determined
   by the opcode and the function bits

| opcode in | ctrl_signals values                                                                              |                |  |  |
|-----------|--------------------------------------------------------------------------------------------------|----------------|--|--|
| decimal   | mem_write,reg_dst,jump ,branch,branch_not_eq,mem_to_reg,mem_read,alu_src,reg_write,aluop, jal, j |                |  |  |
| 0         | function_bits = 8 // jr instruction                                                              | 0x000x0x0xxx01 |  |  |
|           | any other R instruction                                                                          | 0100000101000  |  |  |
| 2         |                                                                                                  | 0x100x0x0xxx00 |  |  |
| 3         |                                                                                                  | 0x000x0x1xxx10 |  |  |
| 35        | 00000111100000                                                                                   |                |  |  |
| 43        | 1x000x01000000                                                                                   |                |  |  |
| 4         | 0x010x00000100                                                                                   |                |  |  |
| 5         | 0x001x00000100                                                                                   |                |  |  |
| 8         | 0000001100000                                                                                    |                |  |  |
| 13        | 0000001110000                                                                                    |                |  |  |
| 12        | 0000001101100                                                                                    |                |  |  |
| 10        | 0000001111000                                                                                    |                |  |  |
| 15        | 0000001110100                                                                                    |                |  |  |
| . •       |                                                                                                  |                |  |  |

- there are 14 signals : 3 of them used in the decoding stage (j , jal ,jr)

7 of them used in the execution stage (reg\_dst, branch,

branch\_not\_eq, alu\_src, aluop)

2 of them used in the memory stage (mem\_write,

mem\_read)

2 of them used in the write back stage (reg\_write,

mem\_to\_reg)

## 4. alu control module:

- input: aluop, function\_bits.

- output: control\_bits.

- function: should provide the control bits to the alu to do operation based on these bits.

| aluop                                          | function_bits | control_bits |
|------------------------------------------------|---------------|--------------|
| 000                                            | XXXXXX        | 0010         |
| 001                                            | XXXXXX        | 0110         |
|                                                | 100000        | 0010         |
|                                                | 100010        | 0110         |
|                                                | 100100        | 0000         |
| 010                                            | 100101        | 0001         |
| // so the alu control unit will give an output | 101010        | 0111         |
| based on the function bits of the instruction  | 100111        | 1100         |
| bits of the histraction                        | 000000        | 1101         |
|                                                | 000010        | 0011         |
|                                                | 000011        | 0100         |
| 011                                            | xxxxx         | 0000         |
| 100                                            | XXXXXX        | 0001         |
| 101                                            | XXXXXX        | 1010         |
| 110                                            | ххххх         | 0101         |

# 5. <u>real\_alu module:</u>

- input: in1, in2, shamt, op.

output: out, zero\_flag.

- function: do operation based on the control\_bits o/p from the alu control unit.

| ор   | operation               |                         |  |
|------|-------------------------|-------------------------|--|
| 0000 | in1 & in2               | used in and, andi, lw,  |  |
| 0001 | in1   in2               | used in or, ori         |  |
| 0010 | in1 + in2               | used in add, addi       |  |
| 0110 | in1 - in2               | used in sub , beq , bne |  |
| 0111 | 32'b1 & ((in1-in2)>>31) | used in slt             |  |
| 0101 |                         | used in slti            |  |
| 1100 | ~ (in1   in2)           | used in nor             |  |
| 1101 | in2 << shamt            | used in sll             |  |
| 0011 | in2 >> shamt            | used in srl             |  |
| 0100 | \$signed(in2) >>> shamt | used in sra             |  |
| 1010 | in2 << 16               | used in lui             |  |

#### 6. HDU module:

- input: id\_ex\_mem\_read ,id\_ex\_rt ,if\_id\_rs ,if\_id\_rt.
- output: hold.
- function: check the following condition if true it will send signal hold to pc\_counter ,if\_id\_reg to keep the same content and id\_exe\_reg to flush the instruction by giving its control signals zero value:

to prevent data hazard due to lw followed by any instruction depend on its result in the rt register

id\_ex\_mem\_read: indicates that the instruction in the execution stage is lw
id\_ex\_rt: the rt register of the instruction in the execution stage
if\_id\_rs: the rs register of the instruction in the decoding stage
if\_id\_rt: the rt register of the instruction in the decoding stage

### 7. forwarding unit module:

- input: id\_ex\_rs , id\_ex\_rt, ex\_mem\_rd , mem\_wb\_rd ,ex\_mem\_regwrite , mem\_wb\_regwrite.
- output: forwarding\_a , forwarding\_b.
- function: check the dependency between the instruction in execution stage and the instructions in both the memory stage and write back stage and forward the correct data to the alu.

| condition                                                     | value | forwarding signal |
|---------------------------------------------------------------|-------|-------------------|
| (ex_mem_regwrite) && (ex_mem_rd!=0) && (ex_mem_rd==id_ex_rs)  | 1     | 10                |
| (ex_mem_regwrite) && (ex_mem_rd!=0) && (ex_mem_rd==id_ex_rs)  | 0     | 01                |
| (mem_wb_regwrite) && (mem_wb_rd !=0) && (mem_wb_rd==id_ex_rs) | 1     | <b></b>           |
| (ex_mem_regwrite) && (ex_mem_rd!=0) && (ex_mem_rd==id_ex_rs)  | 0     | 00                |
| (mem_wb_regwrite) && (mem_wb_rd !=0) && (mem_wb_rd==id_ex_rs) | 0     |                   |

- same conditions for id\_ex\_rt.

the periority to the data in memory stage if it's needed by the instruction in the execution stage the forwarding unit will forward it, then if the data in write back stage is needed by the instruction in the execution stage the forwarding unit will forward it.

ex\_mem\_regwrite: indicates that the instruction in memory stage is R type that write in a register.

mem\_wb\_regwrite: indicates that the instruction in write back stage is R type that write in a register.

ex\_mem\_rd: the value of rd register of the instruction in memory stage.

mem\_wb\_rd: the value of rd register of the instruction in write back stage.

id\_ex\_rs: the value of rs register of the instruction in execution stage.

id\_ex\_rt: the value of rt register of the instruction in execution stage.

## 8. mux modules:

## a)mux2to1 module:

- input: in1, in2, sel.

- output: out.

- function: takes 32 bits 2-inputs and outputs one of them based on the sel signal.

| sel signal | out |
|------------|-----|
| 0          | in1 |
| 1          | in2 |

## b)mux5 2to1 module:

- input: in1, in2, sel.

- output: out.

- function: takes 5 bits 2-inputs and outputs one of them based on the sel signal.

| sel signal | out |
|------------|-----|
| 0          | in1 |
| 1          | in2 |

### c)mux3to1 module:

- input: in1, in2, in3, sel.

- output: out.

- function: takes 32 bits 3-inputs and outputs one of them based on the sel signal.

| sel signal | out |
|------------|-----|
| 00         | in1 |
| 01         | in2 |
| 10         | in3 |

## 9. adder module:

- input: in1, in2.

- output: out.

- function: adding the 2 inputs.

# 10. sign ext module:

- input: in.

- output: out.

- function: extending the 16<sup>th</sup> bit of the input signal and outputs 32 bits output.

### 11. inst mem module:

- input: read\_address.

- output: instruction.

 function: initialized from a text file by the instructions to be executed, every clock cycle a an instruction is fetched from it based on the value of read\_address.

### 12. data mem module:

- input: address, write\_data, memRead, memWrite, clk.

output: read\_data.

function: initialized from a text file by the values to be filled in
 it. if memWrite = 1 then it'll store the value of
 write\_data in the provided address.

### 13. reg f module: (contains 32 registers)

- input: read\_reg1,read\_reg2,write\_reg,write\_data,reg\_write, jal, pcplus4, clk.
- output: read\_data1,read\_data2 .
- function: initialized from a text file by the values to be filled in it

| jal =1                               | store pc+4 in \$ra register       |
|--------------------------------------|-----------------------------------|
| reg_write =1                         | store write_data in the register  |
| // from the mem/wb pipeline register | that has the address in write_reg |

## 14. pipeline processor module:

- input: clk.

 function: this is an integration of all modules in the pipeline mips processor and connecting them together by internal wires to enable the processor to do its functionality.

## 15. pro pipe test module:

- function: just a test bench to generate the clock needed by the pipeline processor.

### • synthesis check:

# synthesizability was checked using Quartus prime tool and synthesis was successful



the warnings aren't related to our code, just to the unitialized parts of the memory and number of processors that hasn't been set during installation.

- also we have tested it using xilnix and generate a mapping file to calculate the number of elements needed in the design and it was successfully synthesized and here 's the number of elements coming out of the report

```
HDL Synthesis Report
Macro Statistics
# RAMS
                                                                 : 1
: 7
 7x32-bit single-port RAM
# Adders/Subtractors
                                                                 : 6
 32-bit adder
 32-bit subtractor
                                                                 : 51
# Registers
                                                                 : 1
 11-bit register
 2-bit register
                                                                 : 1
 32-bit register
                                                                 : 43
                                                                 : 1
 4-bit register
 5-bit register
                                                                   5
7
1
# Comparators
 32-bit comparator equal
 5-bit comparator equal
# Multiplexers
 32-bit 32-to-1 multiplexer
 32-bit 4-to-1 multiplexer
4-bit 8-to-1 multiplexer
# Logic shifters
 32-bit shifter arithmetic right
32-bit shifter logical left
 32-bit shifter logical right
Advanced HDL Synthesis Report
Macro Statistics
# RAMS
                                                                : 1
 7x32-bit single-port distributed RAM
# Adders/Subtractors
 32-bit adder
 32-bit subtractor
# Registers
 Flip-Flops
                                                                : 1418
# Comparators
 32-bit comparator equal
 5-bit comparator equal
# Multiplexers
                                                                : 67
 1-bit 32-to-1 multiplexer
 32-bit 4-to-1 multiplexer
 4-bit 8-to-1 multiplexer
# Logic shifters
 32-bit shifter arithmetic right
32-bit shifter logical left
32-bit shifter logical right
```

### • how to use the code:

the processor reads from 3 text files "inst\_mem.txt" for the instruction memory. "data\_mem.txt" for the data memory. "reg\_f.txt" for the register file.

- you must change the files path in the code depending on their path on your pc.
- after filling the files with the binary values and running simulation the results will be displayed in the memory list in modelsim simulator with the last values of both memories and the register file.

## • test cases:

## - how to use test cases?

change the path in \$memreadb() in each inst\_mem module, data\_mem module and reg\_f module to the path of each test case contents "inst\_mem.txt, data\_mem.txt and reg\_f.txt".

## test case (1):

| assembly           | machine code                            |
|--------------------|-----------------------------------------|
| add \$t2,\$t0,\$t1 | 0000001000010010101000000100000         |
| addi \$t3,\$t0,5   | 00100001000010110000000000000101        |
| and \$t4,\$t0,\$t1 | 0000001000010010110000000100100         |
| andi \$t5,\$t0,15  | 0011000100001101000000000001111         |
| lui &t6,255        | 0011110000001110000000011111111         |
| nor \$t7,\$t0,\$t1 | 0000001000010010111100000100111         |
| or \$t8,\$t0,\$t1  | 000000100001001110000000100101          |
| ori \$t9,\$t0,255  | 0011010100011001000000011111111         |
| sll \$s0,\$t0,6    | 000000000010001000000110000000          |
| slt \$s1,\$t0,\$t1 | 0000001000010011000100000101010         |
| slti \$s2,\$t0,3   | 0010100100010010000000000000011         |
| srl \$s3,\$t0,1    | 0000000000010001001100001000010         |
| sub \$s4,\$t0,\$t1 | 0000001000010011010000000100010         |
| sw \$t0,8(\$t1)    | 101011010010100000000000000000000000000 |
| lw \$s5,8(\$t1)    | 100011010011010100000000000000000000000 |
| sra \$s6,\$t7,15   | 000000000011111011001111000011          |

| initial values                  | expected output                 |
|---------------------------------|---------------------------------|
| \$t0=0x00000005 => index[8]     | \$t0=0x00000005 => index[8]     |
| \$t1=0x00000010 => index[9]     | \$t1=0x00000010 => index[9]     |
| and other registers =0x00000000 | \$t2=0x00000015 => index[10]    |
|                                 | \$t3=0x0000000a => index[11]    |
|                                 | \$t4=0x00000000 => index[12]    |
|                                 | \$t5=0x00000005 => index[13]    |
|                                 | \$t6=0x00ff0000 => index[14]    |
|                                 | \$t7=0xffffffea => index[15]    |
|                                 | \$t8=0x00000015 => index[24]    |
|                                 | \$t9=0x000000ff => index[25]    |
|                                 | \$s0=0x00000140 => index[16]    |
|                                 | \$s1=0x00000001 => index[17]    |
|                                 | \$s2=0x00000000 => index[18]    |
|                                 | \$s3=0x00000002 => index[19]    |
|                                 | \$s4=0xfffffff5 => index[20]    |
|                                 | \$s5=0x00000005 => index[21]    |
|                                 | \$s6=0xffffffff => index[22]    |
|                                 | and other registers =0x00000000 |
|                                 | data_memory[6]=0x00000005       |
| ut:                             |                                 |

## output:

COCCOCCC CONTROL SERVINE SERVI

# - why using this test case?

for testing instructions: add addi and andi lui nor or ori sll slt slti srl sub sw lw sra "without any hazard case"

## test case (2):

| assembly                            | machine code                            |
|-------------------------------------|-----------------------------------------|
| Main: addi \$s0,\$zero,5            | 001000000010000000000000000101          |
| addi \$s1,\$zero,7                  | 001000000010001000000000000111          |
| add \$a0,\$s0,\$zero                | 000000100000000001000000100000          |
| add \$a1,\$s1,\$zero                | 0000001000100000010100000100000         |
| jal MulPositive                     | 0000110000000000000000000000111         |
| add \$s2,\$v0,\$zero                | 0000000010000001001000000100000         |
| j Exit                              | 0000100000000000000000000001101         |
| MulPositive: add \$v0,\$zero,\$zero | 0000000000000000100000100000            |
| L: beq \$a1,\$zero,FunExit          | 0001000010100000000000000000011         |
| add \$v0,\$v0,\$a0                  | 000000001000100000100000100000          |
| addi \$a1,\$a1,-1                   | 001000001010010111111111111111111111111 |
| j L                                 | 000010000000000000000000000000000000000 |
| FunExit: jr \$ra                    | 000000111110000000000000000000000000000 |
| Exit: sll \$zero,\$zero,0           | 000000000000000000000000000000000000000 |
|                                     |                                         |
|                                     |                                         |

| initial values           | expected output                |
|--------------------------|--------------------------------|
| all registers=0x00000000 | \$s0=0x00000005 => index[16]   |
|                          | \$s1=0x00000007 => index[17]   |
|                          | \$s2=0x00000023 => index[18]   |
|                          | \$a0=0x00000005 => index[4]    |
|                          | \$a1=0x00000000 => index[5]    |
|                          | \$v0=0x00000023 => index[2]    |
|                          | \$ra=0x00000014 => index[31]   |
|                          | and other registers=0x00000000 |

### output:



- why using this test case?

for testing beq & j & jal & jr instructions

"without any hazard case"

Hint: you must increase simulation time in this test case for example 250 ns at least.

## test case (3):

| assembly                   | machine code                            |
|----------------------------|-----------------------------------------|
| lw \$t0,8(\$t1)            | 100011010010100000000000000000000000000 |
| add \$t2,\$t0,\$t0         | 000000100001000010100000100000          |
| initial values             | expected output                         |
| all registers =0x00000000  | no change in data memory                |
| data memory[0]=data memory |                                         |
| [1] =0x00000000            | \$t0=0x00000005 => index[8]             |
| data memory [2]=0x00000005 | \$t2=0x0000000a => index[10]            |
|                            | and other registers =0x00000000         |

### output:



## - why using this test case?

for testing data hazard due to add after lw "control hazard" and testing forwading from memory to alu

## test case (4):

| assembly           | machine code                            |
|--------------------|-----------------------------------------|
| sw \$t0,8(\$t1)    | 101011010010100000000000000000000000000 |
| lw \$s0,8(\$t1)    | 100011010011000000000000000000000000000 |
| add \$s1,\$s0,\$t1 | 00000010000010011000100000100000        |
| sub \$s2,\$s0,\$t1 | 00000010000010011001000000100010        |

| add \$s3,\$s0,\$s0             | 00000010000100001100000100000    |
|--------------------------------|----------------------------------|
| sub \$s3,\$s3,\$s0             | 00000010011100001001100000100010 |
| sub \$s2,\$s3,\$s2             | 00000010011100101001000000100010 |
| add \$s4,\$s3,\$s2             | 0000001001110010101000000100000  |
| initial values                 | expected output                  |
| \$t0=0x00000005 => index[8]    | \$s0=0x00000005 => index[16]     |
| \$t1=0x00000010 => index[9]    | \$s1=0x00000015 => index[17]     |
| and other registers=0x00000000 | \$s2=0x00000010 => index[18]     |
|                                | \$s3=0x00000005 => index[19]     |
|                                | \$s4=0x00000015 => index[20]     |
|                                | \$t0=0x00000005 => index[8]      |
|                                | \$t1=0x00000010 => index[9]      |
|                                | and other registers=0x00000000   |
|                                | data memory[6]=0x00000005        |
|                                |                                  |

### output:



### - why using this test case?

for testing data hazard and testing forwarding from alu to alu and memory to alu to avoid read after write hazard and testing control hazard

## test case (5):

| assembly                  | machine code                            |
|---------------------------|-----------------------------------------|
| addi \$t0,\$zero,7        | 0010000000100000000000000111            |
| add \$t1,\$zero,\$zero    | 000000000000000100100000100000          |
| L: slti \$t2,\$t1,5       | 00101001001010100000000000000101        |
| beq \$t2,\$zero,Exit      | 0001000101000000000000000000011         |
| addi \$t0,\$t0,1          | 001000010000100000000000000000000000000 |
| addi \$t1,\$t1,1          | 001000010010100100000000000000000000000 |
| j L                       | 000010000000000000000000000000000000000 |
| Exit: sll \$zero,\$zero,0 | 000000000000000000000000000000000000000 |
| initial values            | expected output                         |
| all registers=0x00000000  | \$t0=0x0000000c => index[8]             |
|                           | \$t1=0x00000005 => index[9]             |
|                           | and other registers=0x00000000          |

# output:



- why using this test case?

for testing simple program "for loop".

# test case (6):

| assembly                      | machine code                            |
|-------------------------------|-----------------------------------------|
| addi \$t1,\$zero,-11          | 0010000000010011111111111111111111111   |
| addi \$t1,\$t1,10             | 0010000100101001000000000001010         |
| slti \$t2,\$t1,0              | 001010010010101000000000000000000000000 |
| beq \$t2,\$zero,L //not taken | 000100010100000000000000000000000000000 |
| addi \$t3,\$zero,3            | 001000000001011000000000000011          |
| addi \$t4,\$t3,1              | 001000010110110000000000000000001       |
| L: add \$t5,\$t2,\$t2         | 0000001010010100110100000100000         |
| sra \$t5,\$t1,4               | 0000000000010010110100100000011         |
| initial values                | expected output                         |
| all registers=0x00000000      | \$t1=0xFFFFFFFF => index[9]             |
|                               | \$t2=0x00000001 => index[10]            |
|                               | \$t3=0x00000003 => index[11]            |
|                               | \$t4=0x00000004 => index[12]            |
|                               | \$t5=0xffffffff => index[13]            |
|                               |                                         |
|                               | and other registers=0x00000000          |

# output:



# - why using this test case?

for testing data hazard and forwarding control hazard with beq instruction.

## test case (7):

| assembly                       | machine code                            |
|--------------------------------|-----------------------------------------|
| lw \$t2,4(\$zero)              | 100011000000101000000000000000000000000 |
| beq \$t2,\$t1,L                | 000100010100100100000000000000000000000 |
| addi \$t2,\$zero,15            | 001000000001010000000000001111          |
| nor \$t1,\$t2,\$zero           | 000000010100000001001000001111          |
| L: add \$t2,\$t2,\$t2          | 0000001010010100101000000100000         |
| slt \$t3,\$t1,\$zero           | 0000001001000000101100000101010         |
| ori \$t4,\$t1,3                | 0011010100101100000000000000011         |
| initial values                 | expected output                         |
| \$t1=0x00000005 => index[9]    | \$t1=0x00000005 => index[9]             |
| data_memory[1] =0x00000005     | \$t2=0x0000000a => index[10]            |
| and other registers=0x00000000 | \$t3=0x00000000 => index[11]            |
|                                | \$t4=0x00000007 => index[12]            |
|                                | and other registers=0x00000000          |

### output:



# - why using this test case?

for testing hazard due to beq after lw instruction "control hazard" .

# test case (8):

| assembly                       | machine code                            |
|--------------------------------|-----------------------------------------|
| nor \$t2,\$t0,\$t1             | 00000010000100101010000001111           |
| sub \$t3,\$t1,\$t0             | 0000001001010000101100000100010         |
| bne \$t1,\$t0,L                | 000101010010100000000000000000000000000 |
| sll \$zero,\$zero,0            | 000000000000000000000000000000000000000 |
| sll \$zero,\$zero,0            | 000000000000000000000000000000000000000 |
| L: jal M                       | 0000110000000000000000000000111         |
| sll \$zero,\$zero,0            | 000000000000000000000000000000000000000 |
| M: or \$t4,\$t0,\$zero         | 000000100000000110000000100101          |
| j N                            | 000010000000000000000000000000000000000 |
| sll \$zero,\$zero,0            | 000000000000000000000000000000000000000 |
| N: add \$t5,\$t0,\$t1          | 0000001000010010110100000100000         |
| initial values                 | expected output                         |
| \$t0=0x00000007 => index[8]    | \$t0=0x00000007 => index[8]             |
| \$t1=0x00000003 => index[9]    | \$t1=0x00000003 => index[9]             |
| and other registers=0x00000000 | \$t2=0xfffffff8 => index[10]            |
|                                | \$t3=0xfffffffc => index[11]            |

| \$t4=0x00000007 => index[12]   |
|--------------------------------|
| \$t5=0x0000000a => index[13]   |
| \$ra=0x00000018 => index[31]   |
| and other registers=0x00000000 |

## output:



- why using this test case?

for testing jal & j instruction "without hazard "

## test case (9):

| assembly                       | machine code                            |
|--------------------------------|-----------------------------------------|
| lw \$s1,0(\$s2)                | 100011100101000100000000000000000000000 |
| sw \$s3,0(\$s1)                | 101011100011001100000000000000000000000 |
| add \$s2,\$zero,\$s3           | 0000000000100111001000000100000         |
| sub \$s4,\$s2,\$s2             | 000000100101001010000000100010          |
| or \$s5,\$s4,\$s2              | 000000101001001010100000100101          |
| andi \$s6,\$s2,11              | 0011001001011100000000000001011         |
| initial values                 | expected output                         |
| \$s3=0x0000000a => index[19]   | \$s1=0x00000028 => index[17]            |
| and other registers=0x00000000 | \$s2=0x0000000a => index[18]            |
| data_memory[0]=0x00000028      | \$s3=0x0000000a => index[19]            |

\$\$4=0x00000000 => index[20]
\$\$5=0x000000000 => index[21]
\$\$6=0x000000000 => index[22]

and other registers=0x00000000

data\_memory[0] =0x000000028

data\_memory[10]=0x000000000

## output:



- why using this test case?

for testing all hazard cases